《電子技術(shù)應用》
您所在的位置:首頁 > 嵌入式技術(shù) > 解決方案 > Freescale MCF51QE128血壓監(jiān)視器參考設計方案

Freescale MCF51QE128血壓監(jiān)視器參考設計方案

2011-07-26

Freescale公司的MCF51QE128系列是引腳兼容的8位和32位Flexis系列 MCU器件,采用32位Version 1 ColdFire CPU,工作電壓大于2.4V是頻率高達50.33MHz, 大于2.1V是頻率高達40MHz, 大于1.8V是頻率高達20MHz,提供0.94 Dhrystone 2.1MIPS/ MHz的性能,主要用在工業(yè)和工業(yè)自動化,醫(yī)科設備如血壓計,心電監(jiān)視儀ECG,病人護理床,血糖儀等.本文介紹了MCF51QE128系列主要特性,方框圖,以及血壓監(jiān)視儀參考設計主要特性,方框圖, 血壓監(jiān)視儀(BPM)軟件流程圖和電路圖與材料清單.

The QE family, comprised of a pin-compatible 8-bit and 32-bit device duo, is the first family in the Flexis series. The FlexisTM series of controllers is the connection point on the Freescale Controller Continuum, where 8- and 32-bit compatibility becomes reality.

The MCF51QE128 device extends the low end of the 32-bit ColdFire controller family with up to 128 KB flash memory and a 24-channel, 12-bit analog-to-digital converter (ADC).  The 32-bit MCF51QE128 is pin-, peripheral- and tool-compatible with the 8-bit S08QE128 device. They share a common set of peripherals and development tools delivering the ultimate in migration flexibility.

MCF51QE128系列主要特性:

• 32-Bit Version 1 ColdFire® Central Processor Unit (CPU)

– Up to 50.33-MHz ColdFire V1 CPU above 2.4V, 40-MHz CPU above 2.1V, and 20-MHz CPU above 1.8V, across temperature range

– Provides 0.94 Dhrystone 2.1 MIPS per MHz performance when running from internal RAM (0.76 DMIPS/MHz from flash)

– Implements Instruction Set Revision C (ISA_C)

– Support for up to 30 peripheral interrupt requests and seven software interrupts

• On-Chip Memory

– Flash read/program/erase over full operating voltage and temperature

– Random-access memory (RAM)

– Security circuitry to prevent unauthorized access to RAM and flash contents

• Power-Saving Modes

– Two low power stop modes; reduced power wait mode

– Peripheral clock enable register can disable clocks to unused modules, reducing currents; allows clocks to remain enabled to specific peripherals in stop3 mode

– Very low power external oscillator can be used in stop3 mode to provide accurate clock to active peripherals

– Very low power real time counter for use in run, wait, and stop modes with internal and external clock sources

– 6 μs typical wake up time from stop modes

• Clock Source Options

– Oscillator (XOSC) — Loop-control Pierce oscillator; Crystal or ceramic resonator range of 31.25 kHz to 38.4 kHz or 1 MHz to 16 MHz

– Internal Clock Source (ICS) — FLL controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation; supports CPU freq. from 2 to 50.33 MHz

• System Protection

– Watchdog computer operating properly (COP) reset with option to run from dedicated 1-kHz internal clock source or bus clock

– Low-voltage detection with reset or interrupt; selectable trip points

– Illegal opcode and illegal address detection with programmable reset or exception response

– Flash block protection

• Development Support

– Single-wire background debug interface

– 4 PC plus 2 address (optional data) breakpoint registers with programmable 1- or 2-level trigger response 64-entry processor status and debug data trace buffer with programmable start/stop conditions

• ADC — 24-channel, 12-bit resolution; 2.5 μs conversion time; automatic compare function; 1.7 mV/℃ temperature sensor; internal bandgap reference channel; operation in stop3; fully functional from 3.6V to 1.8V

• ACMPx — Two analog comparators with selectable interrupt on rising, falling, or either edge of comparator output; compare option to fixed internal bandgap reference voltage; outputs can be optionally routed to TPM module; operation in stop3

• SCIx — Two SCIs with full duplex non-return to zero (NRZ); LIN master extended break generation; LIN slave extended break detection; wake up on active edge

• SPIx— Two serial peripheral interfaces with Full-duplex or single-wire bidirectional; Double-buffered transmit and receive; MSB-first or LSB-first shifting

• IICx — Two IICs with; Up to 100 kbps with maximum bus loading; Multi-master operation; Programmable slave address; Interrupt driven byte-by-byte data transfer; supports broadcast mode and 10 bit addressing

• TPMx — One 6-channel and two 3-channel; Selectable input capture, output compare, or buffered edge- or center-aligned PWMs on each channel

• RTC — 8-bit modulus counter with binary or decimal based prescaler; External clock source for precise time base, time-of-day, calendar or task scheduling functions; Free running on-chip low power oscillator (1 kHz) for cyclic wake-up without external components

• Input/Output

– 70 GPIOs and 1 input-only and 1 output-only pin

– 16 KBI interrupts with selectable polarity

– Hysteresis and configurable pull-up device on all input pins; Configurable slew rate and drive strength on all output pins.

– SET/CLR registers on 16 pins (PTC and PTE)

– 16 bits of Rapid GPIO connected to the CPU’s high-speed local bus with set, clear, and toggle functionality

MCF51QE128系列目標應用:

Industrial

ZigBee® for Home Area Network Metering

OFDM Power Line Modem  

Fire and Security Systems

HVAC Building and Control Systems

Factory Automation  

Medical

Heart Rate Monitors  

Pulse Oximetry  

Powered Patient Beds  

Blood Glucose Monitors (Glucometers)  

Electrocardiograph (ECG)  

Fetal Heart Rate Monitors  

圖1.MCF51QE128系列方框圖

采用Flexis QE128系列的血壓監(jiān)視儀參考設計

Blood Pressure Monitor Using the Flexis QE128 Family

The Blood Pressure Monitor reference design demonstrates how the sensing, data communication and processing capabilities of Freescale products interact to create a complete medical handheld solution.

This Blood Pressure Monitor design was crafted to serve as reference for those designs that need expansion flexibility. Enabled to use both the 8-bit MC9S08QE128 and 32-bit MCF51QE128, both members of the pin-, peripheral- and tool-compatible Flexis QE128 Family, Freescale provides intelligence to medical solutions providing freedom across the performance spectrum.

The BPM reference design elements can be referenced for later development as:

• USB communication using the MC9S08JM60 as a bridge

• 2.4 GHz communication using the MC13202 ZigBee transceiver

• MRAM communications

• Use of MRAM to store user data

• MRAM driver to access MRAM memory

• User display using an OLED display

• User interface using the MPR083 proximity sensor

• Audio feedback using two timer pulse-width modulator (TPM) modules

血壓監(jiān)視儀參考設計主要特性:

Arterial pressure measurement using up-ramp and down-ramp methods

4 language navigation menu along with voice generator functions to enunciate results (English, Spanish, French, German)

Wireless RF interface implemented with SMAC protocol to send data to other coordinator, router or end devices.

USB connectivity to download historical data stored in MRAM (external memory).

Navigation buttons using proximity sensing

OLED for Graphical Display

Low Power techniques implementation

圖2. 血壓監(jiān)視儀參考設計PCB外形圖(部分)

圖3.血壓監(jiān)視儀(BPM)參考設計方框圖

圖4.血壓監(jiān)視儀(BPM)軟件流程圖

圖5.血壓監(jiān)視儀(BPM)參考設計電路圖(1)

圖6.血壓監(jiān)視儀(BPM)參考設計電路圖(2)

圖7.血壓監(jiān)視儀(BPM)參考設計電路圖(3)

圖8.血壓監(jiān)視儀(BPM)參考設計電路圖(4)

圖9.血壓監(jiān)視儀(BPM)參考設計電路圖(5)

圖10.血壓監(jiān)視儀(BPM)參考設計電路圖(6)

圖11.血壓監(jiān)視儀(BPM)參考設計電路圖(7)

圖12.血壓監(jiān)視儀(BPM)參考設計電路圖(8)

圖13.血壓監(jiān)視儀(BPM)參考設計電路圖(9)

圖14.血壓監(jiān)視儀(BPM)參考設計電路圖(10)

圖15.血壓監(jiān)視儀(BPM)參考設計電路圖(11)
血壓監(jiān)視儀(BPM)參考設計材料清單(BOM):





詳情請見:
http://cache.freescale.com/files/32bit/doc/data_sheet/MCF51QE128.pdf?fpsp=1

http://cache.freescale.com/files/microcontrollers/doc/ref_manual/DRM101.pdf



本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無法一一聯(lián)系確認版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當措施,避免給雙方造成不必要的經(jīng)濟損失。聯(lián)系電話:010-82306118;郵箱:aet@chinaaet.com。